

# DM74LS00 Quad 2-Input NAND Gates

#### **General Description**

This device contains four independent gates each of which performs the logic NAND function.

#### **Features**

 Alternate Military/Aerospace device (54LS00) is available. Contact a Fairchild Semiconductor Sales Office/Distributor for specifications.

### **Connection Diagram**



Order Number 54LS00DMQB, 54LS00FMQB, 54LS00LMQB, DM54LS00J, DM54LS00W, DM74LS00M or DM74LS00N See Package Number E20A, J14A, M14A, N14A or W14B

#### **Function Table**

 $Y = \overline{AB}$ 

| Inputs |   | Output |
|--------|---|--------|
| Α      | В | Υ      |
| L      | L | Н      |
| L      | Н | Н      |
| Н      | L | Н      |
| Н      | Н | L      |



# DM74LS02 Quad 2-Input NOR Gates

#### **General Description**

This device contains four independent gates each of which performs the logic NOR function.

#### **Features**

 Alternate Military/Aerospace device (54LS02) is available. Contact a Fairchild Semiconductor Sales Office/Distributor for specifications

### **Connection Diagram**



Order Number 54LS02DMQB, 54LS02FMQB, 54LS02LMQB, DM54LS02J, DM54LS02W, DM74LS02M or DM74LS02N

See Package Number E20A, J14A, M14A, N14A or W14B

#### **Function Table**

 $Y = \overline{A + B}$ 

| Inputs |   | Output |
|--------|---|--------|
| Α      | В | Y      |
| L      | L | Н      |
| L      | Н | L      |
| Н      | L | L      |
| Н      | Н | L      |



# **DM74LS04 Hex Inverting Gates**

#### **General Description**

This device contains six independent gates each of which performs the logic INVERT function.

#### **Features**

■ Alternate Military/Aerospace device (54LS04) is available. Contact a Fairchild Semiconductor Sales Office/Distributor for specifications.

### **Connection Diagram**



Order Number 54LS04DMQB, 54LS04FMQB, 54LS04LMQB, DM54LS04J, DM54LS04W, DM74LS04M or DM74LS04N See Package Number E20A, J14A, M14A, N14A or W14B

#### **Function Table**

$$Y = \overline{A}$$

| Input | Output |
|-------|--------|
| Α     | Y      |
| L     | Н      |
| н     | L      |



# DM74LS08 Quad 2-Input AND Gates

#### **General Description**

This device contains four independent gates each of which performs the logic AND function.

#### **Features**

 Alternate Military/Aerospace device (54LS08) is available. Contact a Fairchild Semiconductor Sales Office/Distributor for specifications.

### **Connection Diagram**



Order Number 54LS08DMQB, 54LS08FMQB, 54LS08LMQB, DM54LS08J, DM54LS08W, DM74LS08M or DM74LS08N See NS Package Number E20A, J14A, M14A, N14A or W14B

#### **Function Table**

Y = AB

| Inputs |   | Output |
|--------|---|--------|
| Α      | В | Υ      |
| L      | L | L      |
| L      | Н | L      |
| Н      | L | L      |
| Н      | Н | Н      |



# **DM74LS10 Triple 3-Input NAND Gates**

#### **General Description**

This device contains three independent gates each of which performs the logic NAND function.

#### **Features**

■ Alternate Military/Aerospace device (54LS10) is available. Contact a Fairchild Semiconductor Sales Office/Distributor for specifications.

### **Connection Diagram**



Order Number 54LS10DMQB, 54LS10FMQB, 54LS10LMQB, DM54LS10J, DM54LS10W, DM74LS10M or DM74LS10N See Package Number E20A, J14A, M14A, N14A or W14B

#### **Function Table**

### $Y = \overline{ABC}$

| Inputs |   |   | Output |
|--------|---|---|--------|
| Α      | В | Y |        |
| Х      | Х | L | Н      |
| Х      | L | X | Н      |
| L      | Х | Х | Н      |
| Н      | Н | Н | L      |

H = High Logic Level

L = Low Logic Level X = Either Low or High Logic Level



# **DM74LS11 Triple 3-Input AND Gates**

#### **General Description**

This device contains three independent gates each of which performs the logic AND function.

#### **Features**

■ Alternate military/aerospace device (54LS11) is available. Contact a Fairchild Semiconductor Sales Office/Distributor for specifications.

### **Connection Diagram**

#### **Dual-In-Line Package**



Order Number 54LS11DMQB, 54LS11FMQB, 54LS11LMQB, DM54LS11J, DM54LS11W, DM74LS11M or DM74LS11N See Package Number E20A, J14A, M14A, N14A or W14B

#### **Function Table**

#### Y = ABC

| Inputs |   |   | Output |
|--------|---|---|--------|
| Α      | В | С | Y      |
| Х      | Х | L | L      |
| X      | L | Х | L      |
| L      | Х | X | L      |
| Н      | Н | Н | Н      |

H = High Logic Level

L = Low Logic Level

X = Either Low or High Logic Level



# **DM74LS32 Quad 2-Input OR Gates**

#### **General Description**

This device contains four independent gates each of which performs the logic OR function.

#### **Features**

■ Alternate Military/Aerospace device (54LS32) is available. Contact a Fairchild Semiconductor Sales Office/Distributor for specifications.

### **Connection Diagram**



Order Number 54LS32DMQB, 54LS32FMQB, 54LS32LMQB, DM54LS32J, DM54LS32W, DM74LS32M or DM74LS32N See Package Number E20A, J14A, M14A, N14A or W14B

#### **Function Table**

Y = A + B

| Inputs |   | Output |
|--------|---|--------|
| Α      | В | Υ      |
| L      | L | L      |
| L      | Н | Н      |
| Н      | L | Н      |
| Н      | Н | Н      |



#### DM74LS73A

# **Dual Negative-Edge-Triggered Master-Slave J-K** Flip-Flops with Clear and Complementary Outputs

#### **General Description**

contains negative-edge-triggered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flops on the falling edge of the clock pulse. The clock triggering occurs at a voltage level and is not directly related to the tran-

sition time of the negative going edge of the clock pulse. The data on the J and K inputs is allowed to change while the clock is high or low without affecting the outputs as long as setup and hold times are not violated. A low logic level on the clear input will reset the outputs regardless of the levels of the other inputs.

#### **Connection Diagram**

#### **Dual-In-Line Package**



Order Number DM54LS73AJ, DM54LS73AW, DM74LS73AM or DM74LS73AN See Package Number J14A, M14A, N14A or W14B

#### **Function Table**

| Inputs |     |   | Out | puts  |                    |
|--------|-----|---|-----|-------|--------------------|
| CLR    | CLK | J | K   | Q     | Ø                  |
| L      | Х   | Х | Х   | L     | Н                  |
| Н      | ↓   | L | L   | $Q_0$ | $\overline{Q}_{o}$ |
| Н      | ↓   | Н | L   | Н     | L                  |
| Н      | ↓   | L | Н   | L     | Н                  |
| Н      | ↓   | н | Н   | To    | ggle               |
| Н      | Н   | Х | Х   | $Q_0$ | $\overline{Q}_{o}$ |

H = High Logic Level

Toggle = Each output changes to the complement of its previous level on each falling edge of the clock pulse.

L = Low Logic Level

X = Either Low or High Logic Level

 $<sup>\</sup>downarrow$  = Negative going edge of pulse. Q<sub>0</sub> = The output logic level before the indicated input conditions were established.



#### DM74LS83A

# 4-Bit Binary Adders with Fast Carry

### **General Description**

These full adders perform the addition of two 4-bit binary numbers. The sum  $(\Sigma)$  outputs are provided for each bit and the resultant carry (C4) is obtained from the fourth bit. These adders feature full internal look ahead across all four bits. This provides the system designer with partial look-ahead performance at the economy and reduced package count of a ripple-carry implementation.

The adder logic, including the carry, is implemented in its true form meaning that the end-around carry can be accomplished without the need for logic or level inversion.

- Systems achieve partial look-ahead performance with the economy of ripple carry
- Typical add times
  - Two 8-bit words 25 ns Two 16-bit words 45 ns
- Typical power dissipation per 4-bit adder 95 mW
- Alternate Military/Aerospace device (54LS83A) is available. Contact a Fairchild Semiconductor Sales Office/Distributor for specifications.

#### **Features**

■ Full-carry look-ahead across the four bits

#### **Connection Diagram**



Order Number 54LS83ADMQB, 54LS83AFMQB, DM54LS83AJ, DM54LS83AW, DM74LS83AWM or DM74LS83AN See Package Number J16A, M16B, N16E or W16A



### **DM74LS85**

## **4-Bit Magnitude Comparators**

#### **General Description**

These 4-bit magnitude comparators perform comparison of straight binary or BCD codes. Three fully-decoded decisions about two, 4-bit words (A, B) are made and are externally available at three outputs. These devices are fully expandable to any number of bits without external gates. Words of greater length may be compared by connecting comparators in cascade. The A > B, A < B, and A = B outputs of a stage handling less-significant bits are connected to the corresponding inputs of the next stage handling more-significant bits. The stage handling the least-significant bits must have

a high-level voltage applied to the A = B input. The cascading path is implemented with only a two-gate-level delay to reduce overall comparison times for long words.

#### **Features**

- Typical power dissipation 52 mW
- Typical delay (4-bit words) 24 ns
- Alternate Military/Aerospace device (54LS85) is available. Contact a Fairchild Semiconductor Sales Office/Distributor for specifications.

#### **Connection Diagram**

#### **Dual-In-Line Package**



Order Number 54LS85DMQB, 54LS85FMQB, 54LS85LMQB, DM54LS85J, DM54LS85W, DM74LS85M or DM74LS85N See Package Number E20A, J16A, M16A, N16E or W16A



### **DM74LS86**

# **Quad 2-Input Exclusive-OR Gates**

### **General Description**

This device contains four independent gates each of which performs the logic exclusive-OR function.

### **Connection Diagram**



Order Number DM54LS86J, DM54LS86W, DM74LS86M or DM74LS86N See Package Number J14A, M14A, N14A or W14B

#### **Function Table**

 $Y = A \oplus B = \overline{A} B + A\overline{B}$ 

| Inputs |   | Output |
|--------|---|--------|
| Α      | В | Y      |
| L      | L | L      |
| L      | Н | Н      |
| Н      | L | Н      |
| Н      | Н | L      |



# DM74LS138, DM74LS139 **Decoders/Demultiplexers**

#### **General Description**

These Schottky-clamped circuits are designed to be used in high-performance memory-decoding or data-routing applications, requiring very short propagation delay times. In high-performance memory systems these decoders can be used to minimize the effects of system decoding. When used with high-speed memories, the delay times of these decoders are usually less than the typical access time of the memory. This means that the effective system delay introduced by the decoder is negligible.

The LS138 decodes one-of-eight lines, based upon the conditions at the three binary select inputs and the three enable inputs. Two active-low and one active-high enable inputs reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented with no external inverters, and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications.

The LS139 comprises two separate two-line-to-four-line decoders in a single package. The active-low enable input can be used as a data line in demultiplexing applications.

All of these decoders/demultiplexers feature fully buffered inputs, presenting only one normalized load to its driving circuit. All inputs are clamped with high-performance Schottky diodes to suppress line-ringing and simplify system design.

#### **Features**

- Designed specifically for high speed: Memory decoders
  - Data transmission systems
- LS138 3-to-8-line decoders incorporates 3 enable inputs to simplify cascading and/or data reception
- LS139 contains two fully independent 2-to-4-line decoders/demultiplexers
- Schottky clamped for high performance
- Typical propagation delay (3 levels of logic)

LS138 21 ns LS139 21 ns

■ Typical power dissipation

LS138 32 mW

LS139 34 mW

■ Alternate Military/Aerospace devices (54LS138, 54LS139) are available. Contact a Fairchild Semiconductor Sales Office/Distributor for specifications.

### **Connection Diagrams**

#### **Dual-In-Line Package** DATA OUTPUTS Υ5 ν6 VCC 16 13 10 G2B G1 Υ7 GND В С G2A **ENABLE**

Order Number 54LS138DMQB, 54LS138FMQB, 54LS138LMQB, DM54LS138J, DM54LS138W, DM74LS138M or DM74LS138N See Package Number E20A, J16A, M16A, N16E or W16A **Dual-in-Line Package** 



Order Number 54LS139DMQB, 54LS139FMQB, 54LS139LMQB, DM54LS139J, DM54LS139W, DM74LS139M or DM74LS139N See Package Number E20A, J16A, M16A, N16E or W16A



# DM74LS151 **Data Selector/Multiplexer**

#### **General Description**

This data selector/multiplexer contains full on-chip decoding to select the desired data source. The 'LS151 selects one-of-eight data sources. The 'LS151 has a strobe input which must be at a low logic level to enable these devices. A high level at the strobe forces the W output high, and the Y output low.

The 'LS151 features complementary W and Y outputs.

- Performs parallel-to-serial conversion
- Permits multiplexing from N lines to one line
- Also for use as Boolean function generator
- Typical average propagation delay time data input to W output 12.5 ns
- Typical power dissipation 30 mW

#### **Features**

■ Select one-of-eight data lines

### **Connection Diagram**

#### **Dual-In-Line Package**



Order Number 54LS151DMQB, 54LS151FMQB, 54LS151LMQB, DM54LS151J, DM54LS151W, DM74LS151M or DM74LS151N See Package Number E20A, J16A, M16A, N16E or W16A